![]() |
|||||||
|
|||||||
![]() |
MAX1645BEEI资料 | |
![]() |
MAX1645BEEI PDF Download |
File Size : 116 KB
Manufacturer:MAXIM Description:Serial data input stream. These streams may have a data rate of 2.048 Mb/s, 4.096 Mb/s, 8.192 Mb/s, or 16.384 Mb/s. This input accepts and automatically identifies frame synchronization signals formatted according to ST-BUS® and GCI specifications. When the WFPS pin is LOW, this pin is the frame measurement input. When the WFPS pin is HIGH, the HCLK (4.096 MHZ clock) is required for frame alignment in the wide frame pulse (WFP) mode. Serial clock for shifting data in/out on the serial streams (RX/TX 0-15). JTAG signal that controls the state transitions of the TAP controller. This pin is pulled HIGH by an internal pull-up when not driven. JTAG serial test instructions and data are shifted in on this pin. This pin is pulled HIGH by an internal pull-up when not driven. JTAG serial data is output on this pin on the falling edge of TCK. This pin is held in high-impedance state when JTAG scan is not enabled. Provides the clock to the JTAG test logic. Asynchronously initializes the JTAG TAP controller by putting it in the Test-Logic-reset state. This pin is pulled by an internal pull-up when not driven. This pin should be pulsed LOW on power-up, or held LOW, to ensure that the MAX1645BEEI is in the normal functional mode. This input (active LOW) puts the MAX1645BEEI in its reset state that clears the device internal counters, registers and brings TX0-15 and microport data outputs to a high-impedance state. In normal operation, the RESET pin must be held LOW for a minimum of 100ns to reset the device. When 1, enables the wide frame pulse (WFP) Frame Alignment interface. When 0, the device operates in ST-BUS® /GCI mode. This active LOW input works in conjunction with CS to enable the read and write operations. This input controls the direction of the data bus lines during a microprocessor access. Active LOW input used by a microprocessor to activate the microprocessor port of MAX1645BEEI. These pins allow direct access to Connection Memory, Data Memory and internal control registers. These pins are the data bits of the microprocessor port. This active LOW signal indicates that a data bus transfer is complete. When the bus cycle ends, this pin drives HIGH and then goes high-impedance, allowing for faster bus cycles with a weaker pull-up resistor. A pull-up resistor is required to hold a HIGH level when the pin is in high-impedance. This is the output enable control for the TX0-15 serial outputs. When ODE input is LOW and the OSB bit of the IMS register is LOW, TX0-15 are in a high-impedance state. If this input is HIGH, the TX0-15 output drivers are enabled. However, each channel may still be put into a high-impedance state by using the per channel control bit in the Connection Memory. |
相关型号 | |
◆ ADP3335ARMZ-5 | |
◆ LTC4414EMS8 | |
◆ LTC1968CMS8 | |
◆ LTC1871EMS | |
◆ LTC3548AEMSE | |
◆ LTC1412CG/IG | |
◆ LTC1562IG | |
◆ LTC1562CG | |
◆ AD7705BRZ | |
◆ ADM3053BRWZ |
1PCS | 100PCS | 1K | 10K | ||
价 格 | |||||
型 号:MAX1645BEEI 厂 家:MAXIM 封 装:SOP 批 号:07+ 数 量:2500 说 明:100%真实库存,原装,部分现货 |
|||||
运 费: 所在地:深圳 新旧程度: |
|||||
联系人:陈小姐 |
电 话:0755-83605789 |
手 机:13428979109 |
QQ:656259901,307704921 |
MSN:chenqiongxia18@126.com |
传 真:0755-23816523 |
EMail:656259901@qq.com |
公司地址: 广东深圳市福田区华强北(振华路)赛格高科德电子市场A1848室 |